

This lecture focuses on digital to analogue conversion techniques. This is linked to Lab 5 of the practical experiment where you will be using two different methods of generating analogue voltages from digital signals.

| Lecture Objectives                    |                                                                                                                     |                      |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|
|                                       | -width modulated (PWM) DAC<br>weighted-resister DAC can be use                                                      | d to convert         |
| <ul> <li>Understand the me</li> </ul> | ry or non-binary bit weightings<br>eaning of the terms used to <b>specify [</b><br>or string based DAC architecture | DAC accuracy         |
|                                       | n R-2R ladder can be used to conve                                                                                  | rt both unsigned     |
| <ul> <li>Understand multip</li> </ul> | blying DAC                                                                                                          |                      |
| References:<br>• "Data Converter Are  | chitectures" in Data Conversion Handboo                                                                             | ok by Analog Devices |
| PYKC 21 Nov 2023                      | EE2 Circuits & Systems                                                                                              | Lecture 8 Slide      |

Although digital technology dominates modern electronic systems, the physical world remains mostly analogue in nature. The most important components that link the analogue world to digital systems are analogue-to-digital and digital-to-analogue converters (ADCs and DACs).

In this and a later lectures, we will consider how these converters work, their limitations and how to read their data sheets. Designing ADC and DAC requires both knowledge of analogue and digital designs. We are only interested in examining the basic principles of these converters and learn how to use them. We will NOT consider how they are designed. Detail ADC/DAC designs at transistor level will be considered in 3<sup>rd</sup> and 4<sup>th</sup> years on other course modules.

Analog Devices is a US company that has the largest range of converter products. They publish an excellent handbook which is available through the course webpage. Relevant to this lecture is the chapter on "Chapter 3: Data Converter Architectures".



In Lecture 4, we explored the use of op-amps to build an analogue pulse-width modulator using an integrator, a comparator with hysteresis (also known as a Schmitt trigger circuit), and a simple analogue comparator.

This circuit takes an analogue input signal Vin and generates a digital PWM signal  $V_{\text{PWM}}\,$  - its duty cycle is proportional to Vin.

Instead of using a triangular signal, one could also use a ramp signal or a saw-tooth signal as shown here. However, it is not easy to produce such a saw-tooth signal using op-amp. The situation is different for a digital implementation.



Here is a circuit schematic for a pulse-width modulated DAC. Here the counter is used to produce a count value A that ramps up linearly in a sawtooth manner. The digital value we want to convert to analogue value is data\_in, which is stored as B in the input register.

A digital comparator circuit compares this input data with the counter value (which is ramping up). While A is less than B, the output of the comparator is high. As soon as A exceeds B, the output goes low. In this way, the pulse width is proportional to the value of B (or data\_in) in a linear manner.

Passing this PWM signal through a lowpass filter will give an analogue output voltage that is proportional to digital value data\_in. Hence this is a digital-to-analogue converter (DAC).



Implementing a PWM DAC is extremely simple in SystemVerilog. Here is the code with colour coding for the three major blocks.

This module deliberately has reset signal missing. Instead the counter is initialized to zero in the SystemVerilog specification with "initial" keyword. This is possible for FPGA because initialization happens when you send the bitstream (sof file) to the FPGA during programming. If you were designing for an ASIC (Application Specific Integrated Circuit), which is not an FPGA, you must always use an explicit reset signal to reset all states in the chip.



The simplest DAC can be constructed using a number of resistors with binary weighted values. X[3:0] is the 4-bit digital value to be converter to an analogue voltage Vout. The 4-bit number is used as input to buffer circuits (the rectangular blocks labelled '1'). The outputs of the four buffers are V[3:0] respectively.

Using Kirchhoff current law, the current at node Vout sums to zero, and this gives the first equation. ( $G_0$  is  $1/R_0$  etc.) Rearranging the equation produces the equation for Vout.

The digital value X[3:0] can therefore be converted to an analogue voltage in the correct **binary weighting** if G3:G2:G1:G0 have the ratio of 8:4:2:1.

Since the digital buffer is very fast and the resistor network has no (or negligible) capacitance or inductance, this DAC can be very fast. However, this DAC has two problems:

1. The output impedance of the DAC is the Thevenin equivalent circuit resistance. Choosing too high a resistance value results in the DAC having a high output impedance; choosing too low a resistance value draws lots of current from the buffers and is inefficient on power.

2. It requires very large resistance ratio if the number of bits of X is large. For example, for a 10-bit DAC, the ratio is 1024:1. Such a DAC is difficult and expensive to manufacture.

Instead of only using binary weighting, it is possible for you to choose five arbitrary Vout values. If you add another resistor R4 connecting from Vout to the power supply, and set X[3:0] to 0000, 0001, 0010, 0100 and 1000, you can easily work out the required value of the resistances in order to give you the five arbitrary voltages.



The high output impedance of the previous circuit can be circumvented using an operational amplifier. Shown here is a summing amplifier. Vout is given by this simple linear equation. The output impedance is that of the op amp and is very low.

Unfortunately the output voltage of this circuit cannot change very fast. It is limited by the **slew rate** of the op amp. (Slew rate is a measure of how fast the output voltage can change, and it is in units of V/sec.)

Making binary weighted resistors is still difficult and expensive of the number of bits in the DAC is high.



Instead of driving the resistor network directly from the digital output, which is not very accurate, most DAC actually use the digital signal to control electronic switches which switch in or out a reference voltage Vref. This reference voltage can be made very accurate, thus providing accurate output voltage values.



Here are the important specifications found in a datasheet that defines the performance of a DAC. Here we use the line from full range value to the origin as reference. We will express all voltage in terms of the delta-v corresponding to one LSB.

**Resolution** – the voltage step equivalent to one least significant bit (1 LSB) of the digital input. Assuming that the input is an N-bit number, then resolution of the DAC is the same as: (full-scale voltage) /  $(2^{N}-1)$ .

Accuracy – maximum error as compared to the perfect reference line (red).

**Linearity** – Instead of using the reference line, we can join to max-point with the minpoint to form another straight line. Linearity is the maximum deviation from this new line.

Differential Linearity – Worse case error as you step from X to X+1 for all values of X.

Monotonic DAC – One that always goes up as the input number X[3:0] increases.

**Settling time** – Time taken to reach final value within  $\pm 1$  LSB as input changes.



Instead of using binary weighted resistor network, we could use a series string of identical resistors as shown here. With this architecture, Vref to 0 is divided into 8 equal steps (including 0 value). The 3-bit digital input is decoded into 8 possible binary one-hot codes. For example, 000 results in the lowest switch being connected and 111 will switch the upper most switch on.

This DAC has the advantages listed here:

- It is simple, uses only one resistor value R everywhere, therefore easy to manufacture using semiconductor process.
- Only operating two switches at anyone time, so the glitches are smaller.
- It is low power and inherently monotonic.



Instead of using a large number of switches, we can also use switches arranged in a tree structure as shown here. Here is an example showing the decoding of the digital value 3'b0101. Decoding is implicitly performed via the control of the switches using the three digital bits. The output op amp provides buffering of the DAC voltage.

In this example, the 3'b101 digital value selects the 5/8 Vref tap of the resistor string to route to the op amp.



String resistor network is good for, say, up to 10-bit DAC (requiring 1024 identical resistors). If you want a 16-bit DAC, you would need 65536 resistors! That is obviously not practical or too expensive. A better solution is to use R-2R Ladder network.

This circuit is very clever. The basic idea is to produce current  $I_0$ ,  $2I_0$ ,  $4I_0$  etc, using only identical resistors connected in a special way.

The best way to understand the working of this R-2R network is to consider just two resistors both with values 2R. If the current flowing through each resistor is  $I_{O}$ , then the total current at node Vo must be  $II = 2I_{O}$ . The Thevenin equivalent resistance of these two resistor is  $2R \mid | 2R = R$ . Now we add an extra resistor R in series with these two 2R network. Together they form a resistance 2R. If we add the next step of the ladder as shown here, the total current at V1 is 2II = 4 IO.

As you can see, adding each extra step of the ladder doubles the current. If the voltage drop across the horizontal resistors therefore also increases in ratios of 2 for each step.



For a practical DAC circuit, the R/2R ladder network is connected to the virtual earth of the op amp as shown here. The current is either sent to the virtual earth node if the digital value is '1', or switched to earth if it is '0'. In that way, the output voltage Vout is a converter analogue value of X[3:0].

Note that we switch current from one branch to another branch. It is known as **current steering**. Current steering is much faster than turning the current on and off.



Instead of using Vref, a fixed reference voltage, we could use an analogue input Vin (such as an audio signal), and then use the DAC as a digitally control amplifier or attenuator. This is also known as a multiplying DAC. The output is X multiplied by Vin.



The DAC used in the lab experiment is 12-bit. However, since the accuracy of the DAC is only up to 10-bit, only the top 10 bits are used throughout our lab sessions.

The functional block diagram of the DAC is shown in the slide. The DAC itself uses a resistor string architecture (i.e. just a bunch of 4096 series resistors of identical values). It has a selectable gain of 1X or 2X.

The DAC uses the Serial Peripheral interface (SPI) to receive the digital number to convert.

The SPI interface has four signals, which should be drive by either the microcontroller or the FPGA. In our case, LDAC is tied to GND and only the other three signals (CS, SDI and SCK) are used.



To send a value to the DAC to output (i.e. produce the analogue output Vout), a 16bit value is sent to the DAC chip in a serial manner. The Chip Select (SC) signal going low indicate that this is the start of the data. This establishes the beginning of the data frame. First data bit (bit 15) is always 0. Bit 14 determines whether the reference voltage (Vreg) is buffered or not buffered (via an internal opamp). For our design, Vref is around 3.3V.

Bit 13 determines the gain of the DAC (x1 or x2). Bit 12 is set to 1 if you are using the DAC, and set to 0 if you want to shutdown the device to conserve power.

Bit 11 to 0 contains the 12-bit data D[11:0] to convert into analogue voltage Vout, MSB first. For our lab experiments, we extract the most significant 10-bits for various practical reasons.

The LDAC (low active) signal can be connected to ground or used a low active strobe signal to transfer the data to the DAC register (i.e. tell the DAC to update Vout). If LDAC is low, DAC update happens on rising edge of CS\_bar.



This is a simplified diagram showing how the MAX10 FPGA is interfaced to the MCP4921 DAC.

The interface between the FPGA chip and the converters is through the SPI bus. You are provided with the interface module, spi2dac.v. How spi2dac module works will be explained in a later lecture.



You will have a chance to try out the contents of this Lecture when you do Lab 5. Before you start, you need to add a prototyping add-on board (a shield) to the DE10-Lite module as shown in the slide here. You will then add on the breadboard the MCP4921 digital-to-analogue converter chip. Later in Lab 6, you will add another chip for analogue-to-digital conversion.

Note that in Task 1 of Lab 5, you will connect the DE10 with the prototyping shield to your analogue circuit breadboard. The DE10 provides the 5V and GND supply (indirectly via the DE10's USB cable to your computer). Interface between the DE10 FPGA and the rest of your system is via the large 40-pin socket at the top of the DE10-Lite module.



Lab 5 Task 1 is to build and test a PWM as explained in this lecture. A digital value is supplied via SW[9:0]. The pwm.v entity produces a digital output signal PWM\_OUT whose duty cycle is proportional to the digital input **data\_in**.

The clktic\_16.v module (explained in Lecture 7) is used to provide a 50kHz sampling command signal (tick\_50k) so that the PWM performs one conversion every 20 microseconds (period of 50kHz).

You can now use the lowpass filter you built in Lab 2 to produce an analogue voltage  $V_{\mbox{\tiny PWM}},$  which is the converter anal

ogue voltage for the digital input!





Lab 5 Task 2 requires you to add the DAC chip to the DE10 to produce directly the analogue output voltage from the digital input. The MCP4921 chip uses the SPI interface. A module spi2dac.v is provided. The detail working of spi2dac.v will be explained in a later lecture. For now, just used this as a given component.

In this task, you will be able to compare the analogue output of the DAC chip to that produced in task 1 using PWM + lowpass filter.

